## Data Sheet

## FEATURES

Pretrimmed to $\pm 0.25 \%$ maximum 4-quadrant error (AD534L)
All inputs ( $X, Y$, and $Z$ ) differential, high impedance for
$\left[\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right) / 10 V\right]+Z_{2}$ transfer function
Scale factor adjustable to provide up to $\times 100$ gain
Low noise design: $\mathbf{9 0} \boldsymbol{\mu V}$ rms, 10 Hz to 10 kHz
Low cost, monolithic construction
Excellent long-term stability

## APPLICATIONS

High quality analog signal processing Differential ratio and percentage computations Algebraic and trigonometric function synthesis Wideband, high crest rms-to-dc conversion Accurate voltage controlled oscillators and filters Available in chip form

## GENERAL DESCRIPTION

The AD534 is a monolithic laser trimmed four-quadrant multiplier divider having accuracy specifications previously found only in expensive hybrid or modular products. A maximum multiplication error of $\pm 0.25 \%$ is guaranteed for the AD534L without any external trimming. Excellent supply rejection, low temperature coefficients and long-term stability of the on-chip thin film resistors and buried Zener reference preserve accuracy even under adverse conditions of use. It is the first multiplier to offer fully differential, high impedance operation on all inputs, including the Z input, a feature that greatly increases its flexibility and ease of use. The scale factor is pretrimmed to the standard value of 10.00 V ; by means of an external resistor, this can be reduced to values as low as 3 V .

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

The wide spectrum of applications and the availability of several grades commend this multiplier as the first choice for all new designs. The AD534J ( $\pm 1 \%$ maximum error), AD534K ( $\pm 0.5 \%$ maximum) , and AD534L ( $\pm 0.25 \%$ maximum) are specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. The AD534S ( $\pm 1 \%$ maximum) and AD534T ( $\pm 0.5 \%$ maximum) are specified over the extended temperature range, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. All grades are available in hermetically sealed TO-100 metal cans and SBDIP packages. AD534K, AD534S, and AD534T chips are also available.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 10
REVISION HISTORY
11/13-Rev. C to Rev. D
Changed R to $\mathrm{R}_{\mathrm{L}}$ in Table Summary Statements, SpecificationsSection.3
Change to Pin 5, Table 5 ..... 8
Change to Pin 18, Table 7 ..... 9
Added Note to Figure 28 ..... 17
Changes to Ordering Guide ..... 18
4/11—Rev. B to Rev. C
Changes to Features Section, Figure 1, andGeneral Description Section1
Added Pin Configurations and Function Descriptions
Section ..... 8
Moved Provides Gain with Low Noise Section ..... 12
Moved Unprecedented Flexibility Section ..... 14
Updated Outline Dimensions ..... 17
Changes to Ordering Guide ..... 18
Functional Description ..... 12
Provides Gain with Low Noise ..... 12
Operation as a Multiplier ..... 12
Operation as a Squarer ..... 13
Operation as a Divider ..... 13
Operation as a Square Rooter ..... 14
Unprecedented Flexibility ..... 14
Applications Information ..... 15
Outline Dimensions ..... 17
Ordering Guide ..... 18

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \pm \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$, all minimum and maximum specifications are guaranteed, unless otherwise noted.
Table 1.


| Parameter | AD534J |  |  | AD534K |  |  | AD534L |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Bias Current |  | 0.8 | $2.0^{2}$ |  | 0.8 | $2.0^{2}$ |  | 0.8 | $2.0^{2}$ | $\mu \mathrm{A}$ |
| Offset Current |  | 0.1 |  |  | 0.1 |  |  | 0.05 | $0.2^{2}$ | $\mu \mathrm{A}$ |
| Differential Resistance |  | 10 |  |  | 10 |  |  | 10 |  | $\mathrm{M} \Omega$ |
| DIVIDER PERFORMANCE Transfer Function ( $\mathrm{X}_{1}>\mathrm{X}_{2}$ ) |  | $\mathrm{V} \frac{\left(Z_{2}-\right.}{\left(X_{1}-\right.}$ |  |  | $10 \mathrm{~V} \frac{\left(Z_{2}\right.}{\left(X_{1}\right.}$ |  |  | $10 \mathrm{~V} \frac{\left(Z_{2}-\right.}{\left(X_{1}-\right.}$ |  |  |
| Total Error ${ }^{1}$ |  |  |  |  |  |  |  |  |  |  |
| $X=10 V,-10 V \leq Z \leq+10 V$ |  | $\pm 0.75$ |  |  | $\pm 0.35$ |  |  | $\pm 0.2$ |  | \% |
| $\mathrm{X}=1 \mathrm{~V},-1 \mathrm{~V} \leq \mathrm{Z} \leq+1 \mathrm{~V}$ |  | $\pm 2.0$ |  |  | $\pm 1.0$ |  |  | $\pm 0.8$ |  | \% |
| $0.1 \mathrm{~V} \leq \mathrm{X} \leq 10 \mathrm{~V},-10 \mathrm{~V} \leq \mathrm{Z} \leq+10 \mathrm{~V}$ |  | $\pm 2.5$ |  |  | $\pm 1.0$ |  |  | $\pm 0.8$ |  | \% |
| SQUARER PERFORMANCE Transfer Function | $\frac{\left(X_{1}-X_{2}\right)^{2}}{10 \mathrm{~V}}+Z_{2}$ |  |  | $\frac{\left(X_{1}-X_{2}\right)^{2}}{10 \mathrm{~V}}+Z_{2}$ |  |  | $\frac{\left(X_{1}-X_{2}\right)^{2}}{10 \mathrm{~V}}+Z_{2}$ |  |  |  |
| Total Error ( $-10 \mathrm{~V} \leq \mathrm{X} \leq+10 \mathrm{~V}$ ) |  |  |  |  |  |  | $\pm 0.2$ |  |  | \% |
| SQUARE-ROOTER PERFORMANCE <br> Transfer Function ( $\mathrm{Z}_{1} \leq \mathrm{Z}_{2}$ ) <br> Total Error ${ }^{1}(1 \mathrm{~V} \leq \mathrm{Z} \leq 10 \mathrm{~V})$ | $\begin{aligned} & \sqrt{ }\left(10 \mathrm{~V}\left(Z_{2}-Z_{1}\right)\right)+X_{2} \\ & \quad \pm 1.0 \end{aligned}$ |  |  | $\begin{aligned} & \sqrt{ }\left(10 \mathrm{~V}\left(Z_{2}-Z_{1}\right)\right)+X_{2} \\ & \quad \pm 0.5 \end{aligned}$ |  |  | $\begin{aligned} & \sqrt{ }\left(10 \mathrm{~V}\left(Z_{2}-Z_{1}\right)\right)+X_{2} \\ & \quad \pm 0.25 \end{aligned}$ |  |  | \% |
| POWER SUPPLY SPECIFICATIONS | $\pm 15$ |  |  | $\pm 15$ |  |  | $\pm 8$ | $\pm 15$ | $\pm 18^{2}$ |  |
| Supply Voltage |  |  |  |  |  |  |  |  |
| Rated Performance |  |  |  | V |  |  |  |  |
| Operating | $\pm 8$ |  | $\pm 18^{2}$ |  |  |  | $\pm 8$ |  |  | $\pm 18^{2}$ |  | V |
| Supply Current Quiescent | 4 |  | $6^{2}$ |  |  |  | 4 | $6^{2}$ | 4 | $6^{2}$ | mA |

${ }^{1}$ Specifications given are percent of full scale, $\pm 10 \mathrm{~V}$ (that is, $0.01 \%=1 \mathrm{mV}$ ).
${ }^{2}$ Tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.
${ }^{3}$ Can be reduced down to 3 V using external resistor between $-\mathrm{V}_{\mathrm{s}}$ and SF .
${ }^{4}$ Irreducible component due to nonlinearity; excludes effect of offsets.
${ }^{5}$ Using external resistor adjusted to give $\mathrm{SF}=3 \mathrm{~V}$.
${ }^{6}$ See Figure 1 for definition of sections.

AD534
$T_{A}=25^{\circ} \mathrm{C}, \pm \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$, all minimum and maximum specifications are guaranteed, unless otherwise noted.
Table 2.


| Parameter | AD534S |  |  | AD534T |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| DIVIDER PERFORMANCE <br> Transfer Function ( $\mathrm{X}_{1}>\mathrm{X}_{2}$ ) | $10 \mathrm{~V} \frac{\left(Z_{2}-Z_{1}\right)}{\left(X_{1}-X_{2}\right)}+Y_{1}$ |  |  | $10 \mathrm{~V} \frac{\left(Z_{2}-Z_{1}\right)}{\left(X_{1}-X_{2}\right)}+Y_{1}$ |  |  |  |
| Total Error ${ }^{1}$ $\begin{aligned} & X=10 V,-10 V \leq Z \leq+10 \mathrm{~V} \\ & X=1 \mathrm{~V},-1 \mathrm{~V} \leq \mathrm{Z} \leq+1 \mathrm{~V} \\ & 0.1 \mathrm{~V} \leq \mathrm{X} \leq 10 \mathrm{~V},-10 \mathrm{~V} \leq \mathrm{Z} \leq+10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \pm 0.75 \\ & \pm 2.0 \\ & \pm 2.5 \end{aligned}$ |  |  | $\begin{aligned} & \pm 0.35 \\ & \pm 1.0 \\ & \pm 1.0 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ |
| SQUARER PERFORMANCE <br> Transfer Function <br> Total Error ( $-10 \mathrm{~V} \leq \mathrm{X} \leq+10 \mathrm{~V}$ ) | $\frac{\left(X_{1}-X_{2}\right)^{2}}{10 \mathrm{~V}}+Z_{2}$ |  |  |  | $\begin{aligned} & \frac{\left(X_{1}-\right.}{10} \\ & \pm 0.3 \end{aligned}$ |  | \% |
| SQUARE-ROOTER PERFORMANCE <br> Transfer Function ( $\mathrm{Z}_{1} \leq \mathrm{Z}_{2}$ ) <br> Total Error ${ }^{1}(1 \mathrm{~V} \leq \mathrm{Z} \leq 10 \mathrm{~V})$ | $\sqrt{ }\left(10 \mathrm{~V}\left(Z_{2}-Z_{1}\right)\right)+X_{2}$ |  |  | $\sqrt{ }\left(10 \mathrm{~V}\left(Z_{2}-Z_{1}\right)\right)+X_{2}$ |  |  | \% |
| POWER SUPPLY SPECIFICATIONS <br> Supply Voltage <br> Rated Performance <br> Operating <br> Supply Current <br> Quiescent | $\pm 8$ | $\pm 15$ $4$ | $\begin{aligned} & \pm 22^{2} \\ & 6^{2} \end{aligned}$ | $\pm 8$ | $\pm 15$ $4$ | $\begin{aligned} & \pm 22^{2} \\ & 6^{2} \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \mathrm{mA} \end{aligned}$ |

${ }^{1}$ Specifications given are percent of full scale, $\pm 10 \mathrm{~V}$ (that is, $0.01 \%=1 \mathrm{mV}$ ).
${ }^{2}$ Tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.
${ }^{3}$ Can be reduced down to 3 V using external resistor between $-\mathrm{V}_{\mathrm{s}}$ and SF .
${ }^{4}$ Irreducible component due to nonlinearity: excludes effect of offsets.
${ }^{5}$ Using external resistor adjusted to give $\mathrm{SF}=3 \mathrm{~V}$.
${ }^{6}$ See Figure 1 for definition of sections.

## ABSOLUTE MAXIMUM RATINGS

Table 3.

|  | AD534J, <br> AD534K, <br> AD534L | AD534S, <br> AD534T |
| :--- | :--- | :--- |
| Parameter | $\pm 18 \mathrm{~V}$ | $\pm 22 \mathrm{~V}$ |
| Supply Voltage |  |  |
| Internal Power Dissipation | 500 mW | 500 mW |
| Output Short Circuit to <br> Ground | Indefinite | Indefinite |
| Input Voltages $\left(\mathrm{X}_{1}, \mathrm{X}_{2}, \mathrm{Y}_{1}, \mathrm{Y}_{2}\right.$, <br> $\left.\mathrm{Z}_{1}, \mathrm{Z}_{2}\right)$ | $\pm \mathrm{V}_{\mathrm{S}}$ | $\pm \mathrm{V}_{5}$ |
| Rated Operating <br> Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature <br> Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature Range, <br> 60 sec Soldering | $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime} \mathbf{c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 10-Pin TO-100 (H-10) | 150 | 25 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 14-Lead SBDIP (D-14) | 95 | 25 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 20-Terminal LCC (E-20-1) | 95 | 25 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |



Figure 2. Chip Dimensions and Bonding Diagram Dimensions shown in inches and (mm)

Contact factory for latest dimensions.


Figure 3. Optional Trimming Configuration

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. TO-100 (H-10) Pin Configuration
Table 5. H-10 Package Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | X2 | Inverting Differential Input of the X Multiplicand Input. |
| 2 | SF | Scale Factor Input. |
| 3 | Y1 | Noninverting Differential Input of the Y Multiplicand Input. |
| 4 | Y2 | Inverting Differential Input of the Y Multiplicand Input. |
| 5 | $-V_{\mathrm{S}}$ | Negative Supply Rail. Connects to header. |
| 6 | Z2 | Inverting Differential Input of the Z Reference Input. |
| 7 | Z1 | Noninverting Differential Input of the Z Reference Input. |
| 8 | OUT | Product Output. |
| 9 | $+V_{S}$ | Positive Supply Rail. |
| 10 | X1 | Noninverting Differential Input of the X Multiplicand Input. |



Figure 5. TO-100 (D-14) Pin Configuration
Table 6. D-14 Package Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | X 1 | Noninverting Differential Input of the X Multiplicand Input. |
| 2 | X 2 | Inverting Differential Input of the X Multiplicand Input. |
| $3,5,9,13$ | NC | No Connect. Do not connect to this pin. |
| 4 | SF | Scale Factor Input. |
| 6 | Y 1 | Noninverting Differential Input of the Y Multiplicand Input. |
| 7 | Y 2 | Inverting Differential Input of the Y Multiplicand Input. |
| 8 | $-V_{s}$ | Negative Supply Rail. |
| 10 | Z 2 | Inverting Differential Input of the Z Reference Input. |
| 11 | Z 1 | Noninverting Differential Input of the Z Reference Input. |
| 12 | OUT | Product Output. |
| 14 | $+\mathrm{V}_{\mathrm{S}}$ | Positive Supply rail. |



NC $=$ NO CONNECT. DO NOT
CONNECT TO THIS PIN.
Figure 6. LCC (E-20-1) Pin Configuration
Table 7. E-20-1 Package Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| $1,4,5,7,8,11,13,15,17,19$ | NC | No Connect. Do not connect to this pin. |
| 2 | X1 | Noninverting Differential Input of the X Multiplicand Input. |
| 3 | X2 | Inverting Differential Input of the X Multiplicand Input. |
| 6 | SF | Scale Factor Input. |
| 9 | Y1 | Noninverting Differential Input of the Y Multiplicand Input. |
| 10 | Y2 | Inverting Differential Input of the Y Multiplicand Input. |
| 12 | $-V_{S}$ | Negative Supply Rail. |
| 14 | Z2 | Inverting Differential Input of the Z Reference Input. |
| 16 | Z1 | Noninverting Differential Input of the Z Reference Input. |
| 18 | OUT | Product Output. |
| 20 | $+V_{S}$ | Positive Supply Rail. |

## TYPICAL PERFORMANCE CHARACTERISTICS

Typical at $25^{\circ} \mathrm{C}$, with $\pm \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \mathrm{dc}$, unless otherwise noted.


Figure 7. Input/Output Signal Range vs. Supply Voltages


Figure 8. Bias Current vs. Temperature ( $X, Y$, or $Z$ Input)


Figure 9. Common-Mode Rejection Ratio vs. Frequency


Figure 10. AC Feedthrough vs. Frequency


Figure 11. Noise Spectral Density vs. Frequency


Figure 12. Wideband Noise vs. Scaling Voltage


Figure 13. Frequency Response as a Multiplier


Figure 14. Frequency Response vs. Divider Denominator Input Voltage

## FUNCTIONAL DESCRIPTION

Figure 1 shows a functional block diagram of the AD534. Inputs are converted to differential currents by three identical voltage-to-current converters, each trimmed for zero offset. The product of the X and Y currents is generated by a multiplier cell using Gilbert's translinear technique. An on-chip buried Zener provides a highly stable reference, which is laser trimmed to provide an overall scale factor of 10 V . The difference between $\mathrm{XY} / \mathrm{SF}$ and Z is then applied to the high gain output amplifier. This permits various closed-loop configurations and dramatically reduces nonlinearities due to the input amplifiers, a dominant source of distortion in earlier designs.
The effectiveness of the new scheme can be judged from the fact that, under typical conditions as a multiplier, the nonlinearity on the Y input, with X at full scale ( $\pm 10 \mathrm{~V}$ ), is $\pm 0.005 \%$ of FS. Even at its worst point, which occurs when $\mathrm{X}= \pm 6.4 \mathrm{~V}$, nonlinearity is typically only $\pm 0.05 \%$ of FS. Nonlinearity for signals applied to the X input, on the other hand, is determined almost entirely by the multiplier element and is parabolic in form. This error is a major factor in determining the overall accuracy of the unit and therefore is closely related to the device grade.

The generalized transfer function for the AD534 is given by

$$
V_{\text {OUT }}=A\left|\frac{\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right)}{S F}-\left(Z_{1}-Z_{2}\right)\right|
$$

where:
$A$ is the open-loop gain of the output amplifier, typically 70 dB at dc.
$X_{1}, Y_{1}, Z_{1}, X_{2}, Y_{2}$, and $Z_{2}$ are the input voltages (full scale $= \pm \mathrm{SF}$, peak $= \pm 1.25 \mathrm{SF}$ ).
$S F$ is the scale factor, pretrimmed to 10.00 V but adjustable by the user down to 3 V .

In most cases, the open-loop gain can be regarded as infinite, and SF is 10 V . The operation performed by the AD534, can then be described in terms of the following equation:

$$
\left(X_{1}-X_{2}\right)\left(Y_{1}-Y_{2}\right)=10 \mathrm{~V}\left(Z_{1}-Z_{2}\right)
$$

The user can adjust SF for values between 10.00 V and 3 V by connecting an external resistor in series with a potentiometer between SF and -Vs. The approximate value of the total resistance for a given value of SF is given by the relationship:

$$
R_{S F}=5.4 \mathrm{k} \Omega \frac{S F}{10-S F}
$$

Due to device tolerances, allowance should be made to vary RSF by $\pm 25 \%$ using the potentiometer. Considerable reduction in bias currents, noise, and drift can be achieved by decreasing SF. This has the overall effect of increasing signal gain without the customary increase in noise. Note that the peak input signal is always limited to 1.25 SF (that is, $\pm 5 \mathrm{~V}$ for $\mathrm{SF}=4 \mathrm{~V}$ ) so the overall transfer function shows a maximum gain of 1.25 . The performance with small input signals, however, is improved by using a lower scale factor because the dynamic range of the
inputs is now fully utilized. Bandwidth is unaffected by the use of this option.
Supply voltages of $\pm 15 \mathrm{~V}$ are generally assumed. However, satisfactory operation is possible down to $\pm 8 \mathrm{~V}$ (see Figure 7). Because all inputs maintain a constant peak input capability of $\pm 1.25 \mathrm{SF}$, some feedback attenuation is necessary to achieve output voltage swings in excess of $\pm 12 \mathrm{~V}$ when using higher supply voltages.

## PROVIDES GAIN WITH LOW NOISE

The AD534 is the first general-purpose multiplier capable of providing gains up to $\times 100$, frequently eliminating the need for separate instrumentation amplifiers to precondition the inputs. The AD534 can be very effectively employed as a variable gain differential input amplifier with high common-mode rejection. The gain option is available in all modes and simplifies the implementation of many function-fitting algorithms such as those used to generate sine and tangent. The utility of this feature is enhanced by the inherent low noise of the AD534: $90 \mu \mathrm{Vrms}$ (depending on the gain), a factor of 10 lower than previous monolithic multipliers. Drift and feedthrough are also substantially reduced over earlier designs.

## OPERATION AS A MULTIPLIER

Figure 15 shows the basic connection for multiplication. Note that the circuit meets all specifications without trimming.


Figure 15. Basic Multiplier Connection
To reduce ac feedthrough to a minimum (as in a suppressed carrier modulator), apply an external trim voltage $( \pm 30 \mathrm{mV}$ range required) to the X or Y input (see Figure 3). Figure 10 shows the typical ac feedthrough with this adjustment mode. Note that the Y input is a factor of 10 lower than the X input and should be used in applications where null suppression is critical.

The high impedance $\mathrm{Z}_{2}$ terminal of the AD534 can be used to sum an additional signal into the output. In this mode, the output amplifier behaves as a voltage follower with a 1 MHz small signal bandwidth and a $20 \mathrm{~V} / \mu \mathrm{s}$ slew rate. This terminal should always be referenced to the ground point of the driven system, particularly if this is remote. Likewise, the differential inputs should be referenced to their respective ground potentials to realize the full accuracy of the AD534.
A much lower scaling voltage can be achieved without any reduction of input signal range using a feedback attenuator as shown in Figure 16. In this example, the scale is such that $V_{\text {out }}=$
$\left(\mathrm{X}_{1}-\mathrm{X}_{2}\right)\left(\mathrm{Y}_{1}-\mathrm{Y}_{2}\right)$, so that the circuit can exhibit a maximum gain of 10. This connection results in a reduction of bandwidth to about 80 kHz without the peaking capacitor $\mathrm{C}_{\mathrm{F}}=200 \mathrm{pF}$. In addition, the output offset voltage is increased by a factor of 10 making external adjustments necessary in some applications. Adjustment is made by connecting a $4.7 \mathrm{M} \Omega$ resistor between $\mathrm{Z}_{1}$ and the slider of a potentiometer connected across the supplies to provide $\pm 300 \mathrm{mV}$ of trim range at the output.


Figure 16. Connections for Scale Factor of Unity
Feedback attenuation also retains the capability for adding a signal to the output. Signals can be applied to the high impedance $\mathrm{Z}_{2}$ terminal where they are amplified by +10 or to the common ground connection where they are amplified by +1 . Input signals can also be applied to the lower end of the $10 \mathrm{k} \Omega$ resistor, giving a gain of -9 . Other values of feedback ratio, up to $\times 100$, can be used to combine multiplication with gain.
Occasionally, it may be desirable to convert the output to a current into a load of unspecified impedance or dc level. For example, the function of multiplication is sometimes followed by integration; if the output is in the form of a current, a simple capacitor provides the integration function. Figure 17 shows how this can be achieved. This method can also be applied in squaring, dividing, and square rooting modes by appropriate choice of terminals. This technique is used in the voltage controlled low-pass filter and the differential input voltage-tofrequency converter shown in the Applications Information section.


Figure 17. Conversion of Output to Current

## OPERATION AS A SQUARER

Operation as a squarer is achieved in the same fashion as the multiplier except that the X and Y inputs are used in parallel. The differential inputs can be used to determine the output polarity (positive for $\mathrm{X}_{1}=\mathrm{Y}_{1}$ and $\mathrm{X}_{2}=\mathrm{Y}_{2}$, negative if either one of the inputs is reversed). Accuracy in the squaring mode is typically a factor of 2 better than in the multiplying mode and the largest errors occurring with small values of output for input below 1 V .

If the application depends on accurate operation for inputs that are always less than $\pm 3 \mathrm{~V}$, the use of a reduced value of SF is recommended as described in the Functional Description section. Alternatively, a feedback attenuator can be used to raise the output level. This is put to use in the difference-of-squares application to compensate for the factor of 2 loss involved in generating the sum term (see Figure 20).

The difference of squares function is also used as the basis for a novel rms-to-dc converter shown in Figure 27. The averaging filter is a true integrator, and the loop seeks to zero its input. For this to occur, $\left(\mathrm{V}_{\text {IN }}\right)^{2}-\left(\mathrm{V}_{\text {Out }}\right)^{2}=0 \mathrm{~V}$ (for signals whose period is well below the averaging time constant). Therefore, Vout is forced to equal the rms value of $\mathrm{V}_{\text {IN }}$. The absolute accuracy of this technique is very high; at medium frequencies and for signals near full scale, it is determined almost entirely by the ratio of the resistors in the inverting amplifier. The multiplier scaling voltage affects only open-loop gain. The data shown is typical of performance that can be achieved with an AD534K, but even using an AD534J, this technique can readily provide better than $1 \%$ accuracy over a wide frequency range, even for crest factors in excess of 10 .

## OPERATION AS A DIVIDER

Figure 18 shows the connection required for division. Unlike earlier products, the AD534 provides differential operation on both numerator and denominator, allowing the ratio of two floating variables to be generated. Further flexibility results from access to a high impedance summing input to $Y_{1}$. As with all dividers based on the use of a multiplier in a feedback loop, the bandwidth is proportional to the denominator magnitude, as shown in Figure 14.


Figure 18. Basic Divider Connection
Without additional trimming, the accuracy of the AD534K and AD534L is sufficient to maintain a $1 \%$ error over a 10 V to 1 V denominator range. This range can be extended to 100:1 by simply reducing the X offset with an externally generated trim voltage (range required is $\pm 3.5 \mathrm{mV}$ maximum) applied to the unused X input (see Figure 3). To trim, apply a ramp of +100 mV to +V at 100 Hz to both $\mathrm{X}_{1}$ and $\mathrm{Z}_{1}$ (if $\mathrm{X}_{2}$ is used for offset adjustment; otherwise, reverse the signal polarity) and adjust the trim voltage to minimize the variation in the output
Because the output is near 10 V , it should be ac-coupled for this adjustment. The increase in noise level and reduction in bandwidth preclude operation much beyond a ratio of 100 to 1 .

As with the multiplier connection, overall gain can be introduced by inserting a simple attenuator between the output and $\mathrm{Y}_{2}$ terminal. This option and the differential ratio capability of the AD534 are used in the percentage computer application shown in Figure 24. This configuration generates an output proportional to the percentage deviation of one variable (A) with respect to a reference variable (B), with a scale of $1 \%$ per volt.

## OPERATION AS A SQUARE ROOTER

The operation of the AD534 in the square root mode is shown in Figure 19. The diode prevents a latching condition, which may occur if the input momentarily changes polarity. As shown, the output is always positive; it can be changed to a negative output by reversing the diode direction and interchanging the X inputs. Because the signal input is differential, all combinations of input and output polarities can be realized, but operation is restricted to the one quadrant associated with each combination of inputs.


Figure 19. Square-Rooter Connection

In contrast to earlier devices, which were intolerant of capacitive loads in the square root modes, the AD534 is stable with all loads up to at least 1000 pF . For critical applications, a small adjustment to the Z input offset (see Figure 3) improves accuracy for inputs below 1 V .

## UNPRECEDENTED FLEXIBILITY

The precise calibration and differential Z input provide a degree of flexibility found in no other currently available multiplier. Standard multiplication, division, squaring, square-rooting (MDSSR) functions are easily implemented while the restriction to particular input/output polarities imposed by earlier designs has been eliminated. Signals can be summed into the output, with or without gain and with either a positive or negative sense. Many new modes based on implicit function synthesis have been made possible, usually requiring only external passive components. The output can be in the form of a current, if desired, facilitating such operations as integration.

AD534

## APPLICATIONS INFORMATION

The versatility of the AD534 allows the creative designer to implement a variety of circuits such as wattmeters, frequency doublers, and automatic gain controls.


Figure 20. Difference of Squares


NOTES

1. GAIN IS $\times 10$ PER VOLT OF E C , ZERO TO $\times 50$.
2. WIDEBAND ( 10 Hz TO 30 kHz ) OUTPUT NOISE IS 3 mV rms ,

TYP CORRESPONDING TO A.F.S. SNR OF 70dB.
3. NOISE REFERRED TO SIGNAL INPUT, WITH $\mathrm{E}_{\mathrm{C}}= \pm 5 \mathrm{~V}$, IS
$60 \mu \mathrm{~V}$ rms, TYP.
4. BANDWIDTH IS DC TO $20 \mathrm{kHz},-3 \mathrm{~dB}$, INDEPENDENT OF GAIN

Figure 21. Voltage-Controlled Amplifier


Figure 22. Sine Function Generator


THE SF PIN OR A Z ATTENUATOR CAN BE USED TO PROVIDE OVERALL SIGNAL AMPLIFICATION. OPERATION FROM A SINGLE SUPPLY POSSIBLE; BIAS $\mathrm{Y}_{\mathbf{2}}$ TO $\mathrm{V}_{\mathbf{S}} / 2$.

Figure 23. Linear AM Modulator


OTHER SCALES, FROM 10\% PER VOLT TO 0.1\% PER VOLT CAN BE OBTAINED BY ALTERING THE FEEDBACK RATIO.

Figure 24. Percentage Computer


Figure 25. Bridge Linearization Function


CALIBRATION PROCEDURE:
WITH $\mathrm{E}_{\mathrm{C}}=1.0 \mathrm{~V}$, ADJUST POTENTIOMETER TO SET $\mathrm{f}=1.000 \mathrm{kHz}$ WITH
$\mathrm{E}_{\mathrm{C}}=8.0 \mathrm{~V}$, ADJUST TRIMMER CAPACITOR TO SET $\mathrm{f}=8.000 \mathrm{kHz}$. LINEARITY
WILL TYPICALLY BE WITHIN $\pm 0.1 \%$ OF FS FORANY OTHER INPUT.
DUE TO DELAYS IN THE COMPARATOR, THIS TECHNIQUE IS NOT SUTABLE
FOR MAXIMUM FREQUENCIES ABOVE 10 kHz . FOR FREQUENCIES ABOVE
10kHz THE AD537 VOLTAGE-TO-FREQUENCY CONVERTER IS RECOMMENDED. A TRIANGLE-WAVE OF $\pm 5 \mathrm{~V}$ PK APPEARS ACROSS THE $0.01 \mu$ F CAPACITOR: IF USED AS AN OUTPUT, A VOLTAGE-FOLLOWER SHOULD BE INTERPOSED.

Figure 26. Differential Input Voltage-to-Frequency Converter


CALIBRATION PROCEDURE:
WITH MODE SWITCH IN 'RMS + DC' POSITION, APPLY AN INPUT OF +1.00V DC. ADJUST ZERO UNTIL OUTPUT READS SAME AS INPUT. CHECK FOR INPUTS OF $\pm 10 \mathrm{~V}$; OUTPUT SHOULD BE WITHIN $\pm 0.05 \%$ ( 5 mV ).
ACCURACY IS MAINTAINED FROM $\mathbf{6 0 H z}$ TO 100 kHz , AND IS TYPICALLY HIGH BY $0.5 \%$ AT 1 MHz FOR $V_{\text {IN }}=4 \mathrm{~V}$ RMS (SINE, SQUARE, OR TRIANGLULAR-WAVE). PROVIDED THAT THE PEAK INPUT IS NOT EXCEEDED, CREST FACTORS UP TO AT LEAST 10 HAVE NO APPRECIABLE EFFECT ON ACCURACY.
INPUT IMPEDANCE IS ABOUT 10k ; FOR HIGH (10M $\Omega$ ) IMPEDANCE, REMOVE MODE SWITCH AND INPUT COUPLING COMPONENTS. FOR GUARANTEED SPECIFICATIONS THE AD536A AND AD636 ARE OFFERED AS A SINGLE PACKAGE RMS-TO-DC CONVERTER.

Figure 27. Wideband, High-Crest Factor, RMS-to-DC Converter

AD534

## OUTLINE DIMENSIONS



Figure 28. 10-Pin Metal Header Package [TO-100] (H-10)
Pin 5 is integral connection to header
Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUUVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 29. 14-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] (D-14)
Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 30. 20-Terminal Ceramic Leadless Chip Carrier [LCC]
(E-20-1)
Dimensions shown in inches and (millimeters)

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD534JD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534JDZ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534KD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534KDZ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534LD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534LDZ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534JH | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534JHZ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534KH | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534KHZ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534LHZ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534KCHIPS | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Chip |  |
| AD534SD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534SD/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534TD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534TD/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Side Brazed Ceramic Dual In-Line Package [SBDIP] | D-14 |
| AD534SE/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20-Terminal Ceramic Leadless Chip Carrier [LCC] | E-20-1 |
| AD534TE/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20-Terminal Ceramic Leadless Chip Carrier [LCC] | E-20-1 |
| AD534SH | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534SH/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534TH | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534TH/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Header Package [TO-100] | H-10 |
| AD534SCHIPS | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Chip |  |
| AD534TCHIPS | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Chip |  |

[^0]Data Sheet AD534

NOTES

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD534KH AD534KD AD534JD AD534JH


[^0]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

