Hi,欢迎
+86 135 5637 6665 +852 2632 9637 6*12小时在线电话
图片仅供参考

Spot sales of CY7C1313BV18-167BZC 18-Mbit QDR-II SRAM 4-Word Burst Architecture BGA

CY7C1313BV18-167BZC

Model:CY7C1313BV18-167BZC

Manufacturer:/

Package:BGA

详情

Product Descriptions


The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for Read and Write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II Read and Write ports are completely independent of one another. In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1311BV18) or 9-bit words (CY7C1911BV18) or 18-bit words (CY7C1313BV18) or 36-bit words (CY7C1315BV18) that burst sequentially into or out of the device. Since data can be transferred into and out of the device on every rising edge of both input clocks (K and K and C and C), memory bandwidth is maximized while simplifying system design by eliminating bus “turn-arounds”.


Depth expansion is accomplished with Port Selects for each port. Port selects allow each port to operate independently.


All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.


Product Features


• Separate Independent Read and Write data ports

— Supports concurrent transactions

• 250-MHz clock for high bandwidth

• 4-Word Burst for reducing address bus frequency

• Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 500 MHz) at 250 MHz

• Two input clocks (K and K) for precise DDR timing

— SRAM uses rising edges only

• Two output clocks (C and C) account for clock skew and flight time mismatching

• Echo clocks (CQ and CQ) simplify data capture in high-speed systems

• Single multiplexed address input bus latches address inputs for both Read and Write ports

• Separate Port Selects for depth expansion

• Synchronous internally self-timed writes

• Available in ×8, x9, ×18, and ×36 configurations

• Full data coherency providing most current data

• Core VDD = 1.8(+/-0.1V); I/O VDDQ = 1.4V to VDD)

• 15 × 17 x 1.4 mm 1.0-mm pitch FBGA package, 165-ball (11 × 15 matrix)

• Variable drive HSTL output buffers

• JTAG 1149.1 compatible test access port

• Delay Lock Loop (DLL) for accurate data placement


Product Specifications


AttributeAttribute value
ANSM-Part#ANSM-CY7C1313BV18-167BZC
CategoryIntegrated Circuits (ICs)
Memory
Memory
Mfr-
Series-
PackagingTray
Part StatusObsolete
DigiKey ProgrammableNot Verified
Memory TypeVolatile
Memory FormatSRAM
TechnologySRAM - Synchronous, QDR II
Memory Size18Mbit
Memory Organization1M x 18
Memory InterfaceParallel
Clock Frequency167 MHz
Write Cycle Time - Word, Page-
Voltage - Supply1.7V ~ 1.9V
Operating Temperature0°C ~ 70°C (TA)
Mounting TypeSurface Mount
Package / Case165-LBGA
Supplier Device Package165-FBGA (13x15)
Base Product NumberCY7C1313


Product Photos


CY7C1313BV18-167BZC


For more product information, please download the PDF


用户信息:
电话号码
中国大陆+86
  • 中国大陆+86
  • 中国台湾+886
  • 中国香港+852
公司名称
邮箱
产品型号
产品数量
备注留言